PyDigger - unearthing stuff about Python


NameVersionSummarydate
mooreio-client 2.1.9 CLI tool to automate EDA tasks for ASICs, FPGAs, and UVM IP. 2025-08-19 02:13:13
ipxact2systemverilog 1.0.26 Generate VHDL, SystemVerilog, html, rst, md, pdf, c headers from an IPXACT description 2025-08-11 11:20:59
pytcl-eda 0.3.0 PyTCL allows control EDA tools directly from Python that use TCL 2025-08-11 07:27:29
hdltree 0.5.2 Pure Python HDL parser, plus symbol generator and sphinx domain 2025-07-13 23:19:51
pyhdl-if 0.0.2.13849311719 Python interface for HDL programming interfaces 2025-03-14 03:34:25
tsfpga 13.1.1 A flexible and scalable development platform for modern FPGA projects 2025-02-12 13:43:08
hdl-registers 7.0.3 An open-source HDL register interface code generator fast enough to run in real time 2025-02-11 11:06:19
vsg 3.28.0 VHDL Style Guide 2024-12-07 20:58:15
wal-lang 0.8.2 Wal - Wavefile Analysis Language 2024-10-09 11:00:08
mio-cli 1.3.8 The Moore.io Command Line Interface (CLI) Client is a toolchain for front-end engineering of FPGA/ASIC projects. 2024-05-17 12:13:59
pyhdl-call-if 0.0.1.8682446142 Python interface for HDL programming interfaces 2024-04-15 02:48:41
pyhdl-tlm-if 0.0.1 Python interface for HDL programming interfaces 2024-04-13 19:18:52
pyhdl-pi-if 0.0.1.8675558542 Python interface for HDL programming interfaces 2024-04-13 18:44:50
hourdayweektotal
36192110131314636
Elapsed time: 2.43618s