Name | Version | Summary | date |
svut |
1.9.3 |
SystemVerilog Unit Test (SVUT) |
2024-10-03 19:36:46 |
cocotbext-ahb |
0.4.3 |
CocotbExt AHB Bus VIP |
2024-10-01 23:59:11 |
jtag-axi |
0.1.3 |
JTAG to AXI bridge python I/F |
2024-10-01 10:14:42 |
peakrdl-docx |
0.4.7 |
Compile SystemRDL definition into a Docx (MsWord) document |
2024-09-19 08:54:40 |
zuspec-cli |
0.0.1.10874629242 |
Co-specification of hardware, software, design, and test behavior |
2024-09-15 22:04:06 |
forastero |
1.0 |
cocotb verification framework with the batteries included |
2024-09-11 10:59:14 |
zuspec-be-py |
0.0.1.10703132040 |
Co-specification of hardware, software, design, and test behavior |
2024-09-04 13:56:50 |
tsfpga |
12.3.6 |
A flexible and scalable development platform for modern FPGA projects |
2024-08-27 13:35:28 |
rtlpy |
1.1.0 |
A Library of Python Utilities for RTL Design |
2024-06-12 16:54:41 |
magia-flow |
0.2.0 |
Design flow integration and automation with Magia |
2024-05-11 21:01:26 |
pyslang |
6.0 |
Python bindings for slang, a library for compiling SystemVerilog |
2024-04-22 03:09:17 |
peakrdl-regblock |
0.22.0 |
Compile SystemRDL into a SystemVerilog control/status register (CSR) block |
2024-04-01 05:27:07 |
mavsec |
0.0.1b2 |
A tool for the creation of JasperGold SVP principle tcl files. |
2024-03-27 22:48:13 |
zuspec-py |
0.0.3.8422382174 |
Co-specification of hardware, software, design, and test behavior |
2024-03-25 15:12:06 |